

# CS/ECE/EEE/INSTR F215:Digital Design

Lecture 31: Shift register counters and Introduction to ASM Thu, 25 Nov 2021

**BITS** Pilani

Hyderabad Campus

**Hyderabad Campus** 

Dr. R. N. Ponnalagu, EEE

Stop thinking of Limitations Start thinking of POSSIBILITIES

Shift register counter: Two types: 1. Ring Counter

2. Johnson counter

These two shift register circuits go through prescribed sequence of states hence they are called as counters









Application:
Used for
generation of
Timing
Signals

The circuit above is a divide by **4** counter. Comparing the clock input to any one of the outputs, shows a frequency ratio of 4:1

# Another method to generate 4 timing signal.



To generate (2n) timing signaly 1. Shift register with 2h ffs 2. (n-bit) binary counter with

(n to 2n) de Goder às can be used

#### Johnson counter-

- A k-bit ring counter circulates a single bit and generates k-distinguishable states.
- No. of states can be doubled if shift register is connected as a switch tail ring counter.
- A switch tail ring counter is a circular shift register with the complemented output of the last FF connected to the input of the first FF.



Starting from cleared state 4 bit switch tail ring counter goes through 8 states

Timing diagram



Four stage Johnson counter waveforms

#### four phased square waves $Q_A$ to $Q_D$ are decoded to eight signals ( $G_0$ to $G_7$ )



Four stage (8-state) Johnson counter decoder waveforms



A JOHNSON COUNTER is a k-bit switch tail ring counter with 2k decoding gates to provide outputs for 2k timing signals

2 i/p AND extes

# Algorithmic State Machines (ASM)

### **Digital System Logic Design**

- Design of digital circuits performing data processing operations
- Design of control circuits to manipulate data operations

- ➤ Binary information stored in Digital Systems can be classified as <a href="Data">Data</a>
  or Control
- Data are discrete elements of information (binary words) manipulated by performing arithmetic, logic, shift and other similar data processing operations. Implemented using digital H/W components such as adders, multiplexers, decoders, registers, counters etc.
- Control information provides command signals that coordinate and execute the various operations in the data section to execute desired data processing tasks
- ➤ Various modules are interconnected to form digital system

#### Relationship between control logic and data processing operations



Control and data path interaction

- Data path unit manipulates data in the registers according to system requirements.
- > Control unit issues sequence of commands to data path unit
- Feedback from data path unit to control unit provides status conditions
- ➤ Control unit uses the status conditions and external input to determine the sequence of control signals that direct the operation of data path unit.

#### **FSM:** Finite State Machine

- > FSM is a synchronous sequential circuit
- > FSM produces the control commands for the system
- Control commands are functions of i) external inputs, ii) status signals and the iii) state of the machine
- > Control commands are fed to data path unit
- Depending on present state, external inputs and status conditions of data path, FSM goes into its next state

## **Algorithm**

- The control sequence and data path tasks of a digital system are specified by means of a hardware algorithm
- An algorithm consists of a finite no. of procedural steps that specify how to obtain solution to a problem
- A hardware algorithm is a procedure for solving the problem with a given piece of equipment
- Challenge is the formulation of hardware algorithm for achieving required objectives

## **Algorithm**

- A flow chart is the convenient way to specify the sequence of steps and decision paths for the algorithm
- Flowchart translates verbal instructions to an information diagram that depicts sequence of operations along with the conditions necessary for their execution.
- An algorithmic state machine (ASM) chart is a special purpose flowchart developed to define algorithms for execution on digital hardware
- Conventional flowchart describes procedural steps and decision paths of an algorithm in a sequential manner, without taking into consideration their time relationship
- ASM chart describes the sequence of events as well as the timing relationship between states of sequential controller and the events that occur while going from one state to next

Flowchart developed to design Digital Hardware Algorithms is Algorithmic State Machines (ASM) chart

# **ASM CHART** composed of three basic elements

- ☐ The State box
- ☐ The decision box
- ☐ The conditional box

- A state is indicated by the state box (Rectangle in shape) within which are written i) register operations that occur when state transitions to next state are written and/or ii) the names of the output signal that the control generates while being in the present state.
- > State is given a symbolic name (Upper left corner of the box), binary code assigned to state (upper right)





- **Decision box (diamond shaped) indicates the effect of an input on the control subsystem**
- Condition to be tested is written inside the box
- > One exit path is taken if the condition is true (label 1) and another if false ( label 0)



> State box and decision box are similar to those used in conventional flowchart

- > The conditional box (Shape: rounded corners) is unique to ASM chart
- > Input path to conditional box comes from one of exit paths of a decision box
- The outputs listed inside a conditional box are generated during a given state and the register operations are associated with a transition from the state





